dc.contributor.author | Chivapreecha, Sorawat | |
dc.contributor.author | Jaruvarakul, Aungkana | |
dc.contributor.author | Jaruvarakul, Nivat | |
dc.contributor.author | Dejhan, Kobchai | |
dc.date.accessioned | 2010-02-22T16:12:52Z | |
dc.date.available | 2010-02-22T16:12:52Z | |
dc.date.issued | 2010-02-22 | |
dc.identifier.citation | IEEE ISCE 2006 PROGRAM | en_US |
dc.identifier.uri | http://repository.rmutp.ac.th/handle/123456789/254 | |
dc.description | This paper proposes a design and implementation of transversal adaptive digital filter using LMS (Least Mean Squares) adaptive algorithm. | en_US |
dc.description.abstract | This paper proposes a design and implementation of transversal adaptive digital filter using LMS (Least Mean Squares) adaptive algorithm. The filter structure is based on Distributed Arithmetic (DA), which is able to calculate the inner product by shifting, and accumulating of partial products and storing in look-up table, also the desired adaptive digital filter will be multiplierless filter. In addition, the hardware implementation uses VHDL (Very high-speed integrated circuit Hardware Description Language) and synthesis using FLEX10K Altera FPGA (Field Programmable Gate Array) as target technology and uses Leonardo Spectrum and MAX+plusII program for overall development. The results of this design are shown that the speed performance and used area of FPGA. The experimental results are presented to demonstrate the feasibility of the desired adaptive digital filter | en_US |
dc.language.iso | th | en_US |
dc.publisher | IEEE ISCE | en_US |
dc.relation.ispartofseries | 1-4244-0216-6/06/$20.00 ©2006 IEEE | |
dc.subject | Adaptive Equalization | en_US |
dc.title | Adaptive Equalization Architecture Using Distributed Arithmetic for Partial Response Channels | en_US |
dc.type | Journal Articles | en_US |
dc.contributor.emailauthor | nivat@rmutp.ac.th | en_US |
dc.contributor.emailauthor | arit@rmutp.ac.th | |