Show simple item record

dc.contributor.authorChivapreecha, Sorawat
dc.contributor.authorJaruvarakul, Aungkana
dc.contributor.authorJaruvarakul, Nivat
dc.contributor.authorDejhan, Kobchai
dc.date.accessioned2010-02-22T16:12:52Z
dc.date.available2010-02-22T16:12:52Z
dc.date.issued2010-02-22
dc.identifier.citationIEEE ISCE 2006 PROGRAMen_US
dc.identifier.urihttp://repository.rmutp.ac.th/handle/123456789/254
dc.descriptionThis paper proposes a design and implementation of transversal adaptive digital filter using LMS (Least Mean Squares) adaptive algorithm.en_US
dc.description.abstractThis paper proposes a design and implementation of transversal adaptive digital filter using LMS (Least Mean Squares) adaptive algorithm. The filter structure is based on Distributed Arithmetic (DA), which is able to calculate the inner product by shifting, and accumulating of partial products and storing in look-up table, also the desired adaptive digital filter will be multiplierless filter. In addition, the hardware implementation uses VHDL (Very high-speed integrated circuit Hardware Description Language) and synthesis using FLEX10K Altera FPGA (Field Programmable Gate Array) as target technology and uses Leonardo Spectrum and MAX+plusII program for overall development. The results of this design are shown that the speed performance and used area of FPGA. The experimental results are presented to demonstrate the feasibility of the desired adaptive digital filteren_US
dc.language.isothen_US
dc.publisherIEEE ISCEen_US
dc.relation.ispartofseries1-4244-0216-6/06/$20.00 ©2006 IEEE
dc.subjectAdaptive Equalizationen_US
dc.titleAdaptive Equalization Architecture Using Distributed Arithmetic for Partial Response Channelsen_US
dc.typeJournal Articlesen_US
dc.contributor.emailauthornivat@rmutp.ac.then_US
dc.contributor.emailauthorarit@rmutp.ac.th


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record